# Lab #10 (Final Project): 32-bit ALU Design

## 1. Requirement

Design a 32-bit ALU which can perform arithmetic and logic operations:

- The design has two 32-bit inputs, input A and input B: they are unsigned binary number
- The design must be able to perform:
  - Addition, increment, decrement and transfer (arithmetic operations)
  - AND, OR, NOT, XOR (logical operations)
  - Right shift, left shift (shift operations)
- ➤ The design must have 4-bit select line called Operation Select, which would direct the unit as to which operation to perform
- ➤ The unit has a Carry-in and also a Carry-out.

The block diagram of this ALU is as shown below:



The interface of this design is as below:

The Function Table of this ALU is as shown in <u>Table 1.</u> The ALU performs different operations according to the select lines (operation selection), i.e. the Op\_Sel signal dictates the operation performed by the Unit.

# **CENG 3151: Lab for Computer Architecture**

**Table 1: Function Table** 

| Operation Select (Op_Sel) |           |           |           | Carry_In | Operation                        | Function              |
|---------------------------|-----------|-----------|-----------|----------|----------------------------------|-----------------------|
| Op_Sel(3)                 | Op_Sel(2) | Op_Sel(1) | Op_Sel(0) |          | -                                |                       |
| 0                         | 0         | 0         | 0         | X        | $ALU_Out = A$                    | Transfer Reg_A        |
| 0                         | 0         | 0         | 1         | X        | $ALU_Out = A + 1$                | Increment Reg_A       |
| 0                         | 0         | 1         | 0         | X        | $ALU_Out = A - 1$                | Decrement Reg_A       |
| 0                         | 0         | 1         | 1         | 0 or 1   | $ALU_Out = A + B + Carry_In$     | Addition              |
| 0                         | 1         | 0         | 0         | X        | ALU Out = NOT A                  | Not Reg_A             |
| 0                         | 1         | 0         | 1         | X        | $ALU_Out = A AND B$              | Reg A and Reg B       |
| 0                         | 1         | 1         | 0         | X        | $ALU_Out = A OR B$               | Reg A or Reg B        |
| 0                         | 1         | 1         | 1         | X        | ALU Out = A XOR B                | Reg A xor Reg B       |
| 1                         | 0         | X         | X         | X        | ALU_Out = Shift A to the right   | Right shift for Reg_A |
|                           |           |           |           |          | by amount of bits defined by B   |                       |
| 1                         | 1         | X         | X         | X        | ALU_Out = Shift A to the left by | Left shift for Reg_A  |
|                           |           |           |           |          | amount of bits defined by B      |                       |

#### 2. Pre-lab

• Study the concept of an ALU

#### 3. Lab

- Write the VHDL code for this unit
- Simulate using Xilinx ISE simulator

## 4. Deliverables

- VHDL program
- VHDL test bench with enough test cases which cover all the operations of this design
- Waveform with comments
- A Formal Lab Report

### 5. Guidelines

- The students are expected to record their Prelab/Design work in the Lab Journal
- In addition to turning in the Lab notebook, you are required to submit a Formal Lab Report
- The reports are individual, even though you work in teams.

## 6. Guidelines

- Working ALU Implementation: 50 points
- Good test-bench: 20 points
- Well-structured code including meaningful comments: 15 points
- Good lab report: 15 points